

## UNISONIC TECHNOLOGIES CO., LTD

### UT110N085H

#### **Preliminary**

#### **Power MOSFET**

# 110A, 85V N-CHANNEL POWER MOSFET

#### ■ DESCRIPTION

The UTC **UT110N085H** is an N-channel enhancement mode Power FET, it uses UTC's advanced technology to provide customers a minimum on-state resistance and high switching speed.

#### ■ FEATURES

- \*  $R_{DS(ON)} \le 7.0 \text{ m}\Omega$  @  $V_{GS}=10V$ ,  $I_{D}=55A$
- \* High switching speed
- \* Improved dv/dt capability



#### ■ SYMBOL



#### ■ ORDERING INFORMATION

| Ordering Number   |                   | Daakaaa | Pin Assignment |   |   | Daaldaa   |  |
|-------------------|-------------------|---------|----------------|---|---|-----------|--|
| Lead Free         | Halogen Free      | Package | 1              | 2 | 3 | Packing   |  |
| UT110N085HL-TA3-T | UT110N085HG-TA3-T | TO-220  | G              | D | S | Tube      |  |
| UT110N085HL-TQ2-T | UT110N085HG-TQ2-T | TO-263  | G              | D | S | Tube      |  |
| UT110N085HL-TQ2-R | UT110N085HG-TQ2-R | TO-263  | G              | D | S | Tape Reel |  |

Note: Pin Assignment: G: Gate D: Drain S: Source



#### MARKING



www.unisonic.com.tw 1 of 5

#### ■ ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub>=25°C, unless otherwise specified)

| PARAMETER                          |               | SYMBOL           | RATINGS            | UNIT |
|------------------------------------|---------------|------------------|--------------------|------|
| Drain-Source Voltage               |               | V <sub>DSS</sub> | 85                 | V    |
| Gate-Source Voltage                |               | V <sub>GSS</sub> | ±20                | V    |
| Drain Current                      | Continuous    | ID               | 110                | Α    |
|                                    | Pulsed        | Ірм              | 220                | Α    |
| Avalanche Energy                   | Single Pulsed | Eas              | 180                | mJ   |
| Peak Diode Recovery dv/dt (Note 4) |               | dv/dt            | 2.6                | V/ns |
| Power Dissipation                  |               | P <sub>D</sub>   | 210                | W    |
| Junction Temperature               |               | TJ               | +150               | °C   |
| Storage Temperature Range          |               | TstG             | -55 ~ <b>+</b> 150 | °C   |

Notes: 1. Absolute maximum ratings are those values beyond which the device could be permanently damaged.

Absolute maximum ratings are stress ratings only and functional device operation is not implied.

- 2. Repetitive Rating: Pulse width limited by maximum junction temperature.
- 3. L = 0.1mH,  $I_{AS}$  = 60A,  $V_{DD}$  = 30V,  $R_G$  = 25 $\Omega$ , Starting  $T_J$  = 25 $^{\circ}$ C
- 4. IsD  $\leq$  30A, di/dt  $\leq$  200A/ $\mu$ s, VDD  $\leq$  BVDSS, Starting TJ = 25°C

#### ■ THERMAL DATA

| PARAMETER           | SYMBOL | RATINGS | UNIT |  |
|---------------------|--------|---------|------|--|
| Junction to Ambient | θЈА    | 62.5    | °C/W |  |
| Junction to Case    | θјс    | 0.59    | °C/W |  |

#### ■ ELECTRICAL CHARACTER ISTICS (T<sub>J</sub>=25°C, unless otherwise specified)

| PARAMETER                                       |                   | SYMBOL              | TEST CONDITIONS                                                   | MIN   | TYP | MAX  | UNIT |  |  |
|-------------------------------------------------|-------------------|---------------------|-------------------------------------------------------------------|-------|-----|------|------|--|--|
| OFF CHARACTERISTICS                             |                   |                     |                                                                   |       |     |      |      |  |  |
| Drain-Source Breakdown Voltage                  |                   | BV <sub>DSS</sub>   | $I_D=250\mu A, V_{GS}=0V$                                         | 85    |     |      | V    |  |  |
| Drain-Source Leakage Current                    |                   | I <sub>DSS</sub>    | V <sub>DS</sub> =85V,V <sub>GS</sub> =0V                          |       |     | 1    | μΑ   |  |  |
| Gate-Source Leakage Current                     | Forward           |                     | V <sub>GS</sub> =+20V, V <sub>DS</sub> =0V                        |       |     | +100 | nA   |  |  |
|                                                 | Reverse           | Igss                | V <sub>GS</sub> =-20V, V <sub>DS</sub> =0V                        |       |     | -100 | nA   |  |  |
| ON CHARACTERISTICS                              |                   |                     |                                                                   |       | =   |      | _    |  |  |
| Gate Threshold Voltage                          |                   | $V_{GS(TH)}$        | I <sub>D</sub> =250μA, V <sub>DS</sub> =V <sub>GS</sub>           | 2.0   |     | 4.0  | V    |  |  |
| Static Drain-Source On-State Resistance         |                   | R <sub>DS(ON)</sub> | V <sub>GS</sub> =10V, I <sub>D</sub> =55A                         |       |     | 7.0  | mΩ   |  |  |
| DYNAMIC PARAMETERS                              |                   |                     |                                                                   |       | _   | _    |      |  |  |
| Input Capacitance                               | Input Capacitance |                     |                                                                   | 13200 |     |      | pF   |  |  |
| Output Capacitance                              |                   | Coss                | V <sub>DS</sub> =25V, V <sub>GS</sub> =0V, f=1MHz                 |       | 760 |      | pF   |  |  |
| Reverse Transfer Capacitance                    |                   | Crss                |                                                                   |       | 500 |      | pF   |  |  |
| SWITCHING PARAMETERS                            |                   |                     |                                                                   |       | =   |      | _    |  |  |
| Total Gate Charge                               |                   | Q <sub>G</sub>      | V                                                                 |       | 200 |      | nC   |  |  |
| Gate to Source Charge                           |                   | Qgs                 | V <sub>DD</sub> =68V, V <sub>GS</sub> =10V, I <sub>D</sub> =110A, |       | 70  |      | nC   |  |  |
| Gate to Drain Charge                            |                   | $Q_{GD}$            | (Note 1, 2)                                                       |       | 46  |      | nC   |  |  |
| Turn-ON Delay Time                              |                   | t <sub>D(ON)</sub>  |                                                                   |       | 22  |      | ns   |  |  |
| Rise Time                                       |                   | $t_R$               | V <sub>DD</sub> =40V, V <sub>GS</sub> =10V I <sub>D</sub> =110A,  |       | 20  |      | ns   |  |  |
| Turn-OFF Delay Time                             |                   | t <sub>D(OFF)</sub> | R <sub>G</sub> =3Ω (Note 1, 2)                                    |       | 52  |      | ns   |  |  |
| Fall-Time                                       |                   | t <sub>F</sub>      |                                                                   |       | 20  |      | ns   |  |  |
| SOURCE- DRAIN DIODE RATINGS AND CHARACTERISTICS |                   |                     |                                                                   |       |     |      |      |  |  |
| Maximum Body-Diode Continuous Current           |                   | ls                  |                                                                   |       |     | 110  | Α    |  |  |
| Maximum Body-Diode Pulsed Current               |                   | Ism                 |                                                                   |       |     | 220  | Α    |  |  |
| Drain-Source Diode Forward Voltage              |                   | $V_{SD}$            | I <sub>S</sub> =110A                                              |       |     | 1.4  | V    |  |  |
| Reverse Recovery Time                           |                   | t <sub>rr</sub>     | I <sub>S</sub> =30A, V <sub>GS</sub> =0V                          |       | 55  |      | nS   |  |  |
| Reverse Recovery Charge (Note 1)                |                   | Qrr                 | dI <sub>F</sub> /dt=100A/µs                                       |       | 100 |      | nC   |  |  |

Notes: 1. Pulse Test: Pulse width ≤ 300µs, Duty cycle ≤ 2%.

2. Essentially independent of operating ambient temperature.



#### ■ TEST CIRCUITS AND WAVEFORMS



#### Peak Diode Recovery dv/dt Test Circuit



Peak Diode Recovery dv/dt Waveforms

#### ■ TEST CIRCUITS AND WAVEFORMS





**Switching Test Circuit** 

**Switching Waveforms** 





**Gate Charge Test Circuit** 

**Gate Charge Waveform** 





**Unclamped Inductive Switching Test Circuit** 

**Unclamped Inductive Switching Waveforms** 

UTC assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all UTC products described or contained herein. UTC products are not designed for use in life support appliances, devices or systems where malfunction of these products can be reasonably expected to result in personal injury. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. UTC reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

